NXP Semiconductors /LPC5410x /DMA /INTENCLR0

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INTENCLR0

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0CLR0RESERVED

Description

Interrupt Enable Clear for all DMA channels.

Fields

CLR

Writing ones to this register clears corresponding bits in the INTENSET0. Bit n corresponds to DMA channel n.

RESERVED

Reserved.

Links

()